

## Switch Debouncing and the ADC

James Irvine

## Switch Debouncing





```
University of Strathclyde Engineering
```

```
#include <msp430.h>
int main(void)
 WDTCTL = WDTPW + WDTHOLD;
 P1DIR |= BIT0;
 P10UT |= BIT3;
 P1REN |= BIT3;
 while (1)
    if (!(P1IN & BIT3))
     P1OUT ^= BITO;
     while (!(P1IN & BIT3))
        /* do nothing */;
```

```
// Stop WDT
// P1.0 output
// Select pull up resistor on P1.3
// and enable it

// Is switched pressed (==0)?

// Toggle P1.0 to switch LED
// Wait for switch to be released
```

## Switch Debouncing





```
#include <msp430.h>
int main(void)
                                             // Stop watchdog timer
 WDTCTL = WDTPW + WDTHOLD;
                                             // Set P1.0 to output direction
 P1DIR |= BIT0;
 P10UT |= BIT3;
                                             // Select pull up resistor on P1.3
 P1REN = BIT3;
                                             // and enable it
                                             // P1.3 high to low edge
 P1IES |= BIT3;
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
 P1IE |= BIT3;
                                             // P1.3 interrupt enabled
  __bis_SR_register(LPM4_bits + GIE);
                                            // Enter LPM4 w/interrupt
// Port 1 interrupt service routine
#pragma vector=PORT1_VECTOR
 _interrupt void Port_1(void)
 P1OUT ^= BITO;
                                             // P1.0 = toggle
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
```

```
#include <msp430.h>
int main(void)
                                             // Stop watchdog timer
 WDTCTL = WDTPW + WDTHOLD;
                                             // Set P1.0 to output direction
 P1DIR |= BIT0;
 P10UT |= BIT3;
                                             // Select pull up resistor on P1.3
 P1REN = BIT3;
                                             // and enable it
                                             // P1.3 high to low edge
 P1IES |= BIT3;
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
 P1IE |= BIT3;
                                             // P1.3 interrupt enabled
  __bis_SR_register(LPM4_bits + GIE);
                                            // Enter LPM4 w/interrupt
// Port 1 interrupt service routine
#pragma vector=PORT1_VECTOR
 _interrupt void Port_1(void)
 P1OUT ^= BITO;
                                             // P1.0 = toggle
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
```

```
#include <msp430.h>
int main(void)
                                            // Stop watchdog timer
 WDTCTL = WDTPW + WDTHOLD;
                                             // Set P1.0 to output direction
 P1DIR |= BIT0;
 P10UT |= BIT3;
                                             // Select pull up resistor on P1.3
 P1REN = BIT3;
                                             // and enable it
                                             // P1.3 high to low edge
 P1IES |= BIT3;
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
 P1IE |= BIT3;
                                             // P1.3 interrupt enabled
  __bis_SR_register(LPM4_bits + GIE);
                                            // Enter LPM4 w/interrupt
// Port 1 interrupt service routine
#pragma vector=PORT1_VECTOR
interrupt void Port 1(void)
 P1OUT ^= BITO;
                                             // P1.0 = toggle
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
```

```
#include <msp430.h>
int main(void)
                                             // Stop watchdog timer
 WDTCTL = WDTPW + WDTHOLD;
                                             // Set P1.0 to output direction
 P1DIR |= BIT0;
 P10UT |= BIT3;
                                             // Select pull up resistor on P1.3
 P1REN = BIT3;
                                             // and enable it
 P1IES |= BIT3;
                                             // P1.3 high to low edge
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
 P1IE |= BIT3;
                                             // P1.3 interrupt enabled
   _bis_SR_register(LPM4_bits + GIE);
                                            // Enter LPM4 w/interrupt
// Port 1 interrupt service routine
#pragma vector=PORT1_VECTOR
 _interrupt void Port_1(void)
 P1OUT ^= BITO;
                                             // P1.0 = toggle
 P1IFG &= ~BIT3;
                                             // P1.3 IFG cleared
```

## Switch Debouncing





## Switch Debouncing





#### False count on release







### Debouncing alone doesn't solve problem





#### Check After Debouncing



## Switch Debouncing



- Trigger starts debounce period
- Switch press only registered if valid at end of debounce
  - Delay of debounce period, but only a few ms
- Can have a wait loop, but better to have a timer
  - Using timer and interrupts allows you to switch to LPM
  - Start a 20ms timer from the switch interrupt, don't leave LPM
  - On timer interrupt process switch
    - If more than a few operations, set flag and leave LPM for processing

#### **ADC**



- MSP430G2xxx has one ADC10
- Resolution is 10 bits (can also be set to 8 bits)
  - Other MSP devices have 12 or 14 bit ADCs
- Multiple input pins can be connected to ADC
- Sample and hold is available
- Device can be programmed for one shot or continuous
- Continuous operation can be
  - on one port
  - round robin sweep between a number of ports
  - prioritised sweep between a number of ports





## Successive Approximation





Figure 9.13: Operation of a 4-bit successive-operation ADC with an input of Vin = 0.4  $V_{\rm FS}$ .





Russ Puskarcik

## MSP430G2553 ADC10



†Channels A12-A15 are available in MSP430F22xx devices only. Channels A12-A15 tied to channel A11 in other devices. Not all channels are available in all devices.

‡TA1 on MSP430F20x2, MSP430G2x31, and MSP430G2x30 devices







- Configure the pin
- Configure clock source, operation mode
- Configure ADC mux and positive and negative references
- If necessary, configure the interrupt

## Using the ADC



Configure clock source, operation mode

Need to set ADCCTL0, ADCCTL1 and ADCCTL2

#### ADCCTL0 – bits 15 - 2



# Sample and hold time 4 – 1024 cycles

- ◆Can be calculated using an equivalent circuit (textbook section 9.5.1 Single Conversion with the ADC10 Triggered by Software) or set empirically.
- ◆Turn the ADC on

| DCCLK cycles in  = 0 by software conversion is                                                   |
|--------------------------------------------------------------------------------------------------|
| = 0 by software                                                                                  |
| = 0 by software                                                                                  |
|                                                                                                  |
| or repeated  = 0 by software conversion is all to trigger each g timer, but further as the prior |
|                                                                                                  |
| = 0 by software conversion is                                                                    |
|                                                                                                  |
|                                                                                                  |

#### **ADCTL1** bits 15 - 5



 Set sample & hold trigger source.

Divide ADC clock

Table 13-4. ADCCTL1 Register Description

| Bit   | Field    | Туре | Reset | Description                                                                                                                                                                            |
|-------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | Reserved | R    | 0h    | Reserved. Always reads as 0.                                                                                                                                                           |
| 11-10 | ADCSHSx  | RW   | 0h    | ADC sample-and-hold source select                                                                                                                                                      |
|       |          |      |       | Can be modified only when ADCENC = 0. Resetting ADCENC = 0 by software and changing these fields immediately shows an effect when a conversion is active.                              |
|       |          |      |       | 00b = ADCSC bit                                                                                                                                                                        |
|       |          |      |       | 01b = Timer trigger 0 (see device-specific data sheet)                                                                                                                                 |
|       |          |      |       | 10b = Timer trigger 1 (see device-specific data sheet)                                                                                                                                 |
|       |          |      |       | 11b = Timer trigger 2 (see device-specific data sheet)                                                                                                                                 |
| 9     | ADCSHP   | RW   | 0h    | ADC sample-and-hold pulse-mode select. This bit selects the source of the sampling signal (SAMPCON) to be either the output of the sampling timer or the sample-input signal directly. |
|       |          |      |       | Can be modified only when ADCENC = 0. Resetting ADCENC = 0 by software and changing these fields immediately shows an effect when a conversion is active.                              |
|       |          |      |       | 0b = SAMPCON signal is sourced from the sample input signal.                                                                                                                           |
|       |          |      |       | 1b = SAMPCON signal is sourced from the sampling timer.                                                                                                                                |
| 8     | ADCISSH  | RW   | 0h    | ADC invert signal sample-and-hold                                                                                                                                                      |
|       |          |      |       | Can be modified only when ADCENC = 0. Resetting ADCENC = 0 by software and changing these fields immediately shows an effect when a conversion is active.                              |
|       |          |      |       | 0b = The sample input signal is not inverted.                                                                                                                                          |
|       |          |      |       | 1b = The sample input signal is inverted.                                                                                                                                              |
| 7-5   | ADCDIVx  | RW   | 0h    | ADC clock divider                                                                                                                                                                      |
| , ,   |          |      |       | Can be modified only when ADCENC = 0. Resetting ADCENC = 0 by software and changing these fields immediately shows an effect when a conversion is active.                              |
|       |          |      |       | 000b = Divide by 1                                                                                                                                                                     |
|       |          |      |       | 001b = Divide by 2                                                                                                                                                                     |
|       |          |      |       | 010b = Divide by 3                                                                                                                                                                     |
|       |          |      |       | 011b = Divide by 4                                                                                                                                                                     |
|       |          |      |       | 100b = Divide by 5                                                                                                                                                                     |
|       |          |      |       | 101b = Divide by 6                                                                                                                                                                     |
|       |          |      |       | 110b = Divide by 7                                                                                                                                                                     |
|       |          |      |       | 111b = Divide by 8                                                                                                                                                                     |

#### ADCTL1 bits 4-0



- ADC clock select
- Sampling mode

Table 13-4. ADCCTL1 Register Description (continued)

| Bit | Field      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                     |
|-----|------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4-3 | ADCSSELX   | RW   | Oh    | ADC clock source select  Can be modified only when ADCENC = 0. Resetting ADCENC = 0 by software and changing these fields immediately shows an effect when a conversion is active.  00b = MODCLK 01b = ACLK 10b = SMCLK 11b = SMCLK                                                                                             |
| 2-1 | ADCCONSEQX | RW   | Oh    | ADC conversion sequence mode select  Can be modified only when ADCENC = 0. Resetting ADCENC = 0 by software and changing these fields immediately shows an effect when a conversion is active.  00b = Single-channel single-conversion 01b = Sequence-of-channels 10b = Repeat-single-channel 11b = Repeat-sequence-of-channels |
| 0   | ADCBUSY    | R    | 0h    | ADC busy. This bit indicates an active sample or conversion operation.  0b = No operation is active.  1b = A sequence, sample, or conversion is active.                                                                                                                                                                         |

#### ADCTL2



- ADC clock configuration
- Resolution
- Buffering

#### Table 13-5. ADCCTL2 Register Description

| Bit   | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-10 | Reserved | R    | 0h    | Reserved. Always reads as 0.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 9-8   | ADCPDIVx | RW   | Oh    | ADC predivider. This bit predivides the selected ADC clock source before it gets divided again using ADCDIVx.  00b = Predivide by 1  01b = Predivide by 4  10b = Predivide by 64  11b = Reserved                                                                                                                                                                                                                                  |
| 7-5   | Reserved | R    | 0h    | Reserved. Always reads as 0.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 4     | ADCRES   | RW   | 1h    | ADC resolution. This bit defines the conversion result resolution.  0b = 8 bit (10 clock cycle conversion time)  1b = 10 bit (12 clock cycle conversion time)                                                                                                                                                                                                                                                                     |
| 3     | ADCDF    | RW   | Oh    | ADC data read-back format. Data is always stored in the binary unsigned format.<br>0b = Binary unsigned. Theoretically the analog input voltage $-V_{\rm REF}$ results in 0000h, the analog input voltage $+V_{\rm REF}$ results in 03FFh.<br>1b = Signed binary (2s complement), left aligned. Theoretically the analog input voltage $-V_{\rm REF}$ results in 8000h, the analog input voltage $+V_{\rm REF}$ results in 7FC0h. |
| 2     | ADCSR    | RW   | Oh    | ADC sampling rate. This bit selects drive capability of the ADC reference buffer for the maximum sampling rate. Setting ADCSR reduces the current consumption of this buffer.  0b = ADC buffer supports up to approximately 200 ksps 1b = ADC buffer supports up to approximately 50 ksps                                                                                                                                         |
| 1     | Reserved | R    | 0h    | Reserved. Always reads as 0.                                                                                                                                                                                                                                                                                                                                                                                                      |
| 0     | Reserved | RW   | 0h    | Reserved. Must be written as 0.                                                                                                                                                                                                                                                                                                                                                                                                   |







```
University of Strathclyde Engineering
```

```
#include <msp430.h>
int main(void)
 WDTCTL = WDTPW + WDTHOLD;
                                           // Stop WDT
 ADC10CTL0 = ADC10SHT 2 + ADC10ON + ADC10IE; // ADC10ON, interrupt enabled
 ADC10CTL1 = INCH 1;
                                            // input A1
 ADC10AE0 \mid = 0 \times 02;
                                           // PA.1 ADC option select
 P1DIR = 0x01;
                                           // Set P1.0 to output direction
 for (;;)
                                  // Sampling and conversion start
   ADC10CTL0 |= ENC + ADC10SC;
    __bis_SR_register(CPUOFF + GIE); // LPM0, ADC10_ISR will force exit
   if (ADC10MEM < 0x1FF)
      P1OUT &= \sim 0 \times 01;
                                           // Clear P1.0 LED off
    else
      P1OUT \mid = 0 \times 01;
                                          // Set P1.0 LED on
// ADC10 interrupt service routine
#if defined(__TI_COMPILER_VERSION__) || defined(__IAR_SYSTEMS_ICC__)
#pragma vector=ADC10 VECTOR
__interrupt void ADC10_ISR(void)
#elif defined( GNUC )
void __attribute__ ((interrupt(ADC10_VECTOR))) ADC10_ISR (void)
#else
#error Compiler not supported!
#endif
  __bic_SR_register_on_exit(CPUOFF);
                                      // Clear CPUOFF bit from 0(SR)
```

```
University of Strathclyde Engineering
```

```
#include <msp430.h>
int main(void)
 WDTCTL = WDTPW + WDTHOLD;
                                           // Stop WDT
 ADC10CTL0 = ADC10SHT 2 + ADC10ON + ADC10IE; // ADC10ON, interrupt enabled
 ADC10CTL1 = INCH 1;
                                            // input A1
 ADC10AE0 \mid = 0 \times 02;
                                           // PA.1 ADC option select
 P1DIR = 0x01;
                                           // Set P1.0 to output direction
 for (;;)
                                 // Sampling and conversion start
   ADC10CTL0 |= ENC + ADC10SC;
    __bis_SR_register(CPUOFF + GIE); // LPM0, ADC10_ISR will force exit
   if (ADC10MEM < 0x1FF)
      P1OUT &= \sim 0 \times 01;
                                           // Clear P1.0 LED off
    else
      P1OUT \mid = 0 \times 01;
                                          // Set P1.0 LED on
// ADC10 interrupt service routine
#if defined(__TI_COMPILER_VERSION__) || defined(__IAR_SYSTEMS_ICC__)
#pragma vector=ADC10 VECTOR
__interrupt void ADC10_ISR(void)
#elif defined( GNUC )
void __attribute__ ((interrupt(ADC10_VECTOR))) ADC10_ISR (void)
#else
#error Compiler not supported!
#endif
  __bic_SR_register_on_exit(CPUOFF);
                                      // Clear CPUOFF bit from 0(SR)
```



```
#include <msp430.h>
int main(void)
  WDTCTL = WDTPW + WDTHOLD;
                                          // Stop WDT
  ADC10CTL0 = ADC10SHT_2 + ADC10ON + ADC10IE; // ADC10ON, interrupt enabled
  ADC10CTL1 = INCH_1;
                                           // input A1
 ADC10AE0 = 0 \times 02;
                                          // PA.1 ADC option select
 P1DIR = 0x01;
                                          // Set P1.0 to output direction
  for (;;)
                                 // Sampling and conversion start
   ADC10CTL0 |= ENC + ADC10SC;
   __bis_SR_register(CPUOFF + GIE);
                                     // LPM0, ADC10 ISR will force exit
   if (ADC10MEM < 0x1FF)
     P1OUT &= \sim 0 \times 01;
                                          // Clear P1.0 LED off
   else
     P1OUT = 0 \times 01;
                                         // Set P1.0 LED on
// ADC10 interrupt service routine
#pragma vector=ADC10 VECTOR
__interrupt void ADC10_ISR(void)
  __bic_SR_register_on_exit(CPUOFF); // Clear CPUOFF bit from 0(SR)
```



```
#include <msp430.h>
int main(void)
 WDTCTL = WDTPW + WDTHOLD;
                                          // Stop WDT
 ADC10CTL0 = ADC10SHT_2 + ADC10ON + ADC10IE; // ADC10ON, interrupt enabled
 ADC10CTL1 = INCH_1;
                                           // input A1
 ADC10AE0 = 0 \times 02;
                                          // PA.1 ADC option select
 P1DIR = 0x01;
                                          // Set P1.0 to output direction
  for (;;)
                                // Sampling and conversion start
   ADC10CTL0 |= ENC + ADC10SC;
   bis SR register(CPUOFF + GIE); // LPM0, ADC10 ISR will force exit
   if (ADC10MEM < 0x1FF)
     P1OUT &= \sim 0 \times 01;
                                         // Clear P1.0 LED off
   else
     P1OUT = 0 \times 01;
                                         // Set P1.0 LED on
// ADC10 interrupt service routine
#pragma vector=ADC10 VECTOR
__interrupt void ADC10_ISR(void)
  __bic_SR_register_on_exit(CPUOFF); // Clear CPUOFF bit from 0(SR)
```



```
#include <msp430.h>
int main(void)
                                          // Stop WDT
  WDTCTL = WDTPW + WDTHOLD;
  ADC10CTL0 = ADC10SHT_2 + ADC10ON + ADC10IE; // ADC10ON, interrupt enabled
  ADC10CTL1 = INCH_1;
                                           // input A1
 ADC10AE0 = 0 \times 02;
                                          // PA.1 ADC option select
 P1DIR = 0x01;
                                          // Set P1.0 to output direction
  for (;;)
   ADC10CTL0 |= ENC + ADC10SC; // Sampling and conversion start
   bis SR register(CPUOFF + GIE); // LPM0, ADC10 ISR will force exit
   if (ADC10MEM < 0x1FF)
     P1OUT &= \sim 0 \times 01;
                                         // Clear P1.0 LED off
   else
     P1OUT = 0 \times 01;
                                         // Set P1.0 LED on
// ADC10 interrupt service routine
#pragma vector=ADC10 VECTOR
__interrupt void ADC10_ISR(void)
  __bic_SR_register_on_exit(CPUOFF); // Clear CPUOFF bit from 0(SR)
```

#### The Tricks!



```
__bis_SR_register(CPUOFF + GIE);
```

- Set (Blt Set) CPUOFF flag to switch off CPU
- Set GIE flag to enable interrupts

```
__bic_SR_register_on_exit(CPUOFF);
```

 Set (Blt Clear) CPUOFF flag to switch on CPU on return from the interrupt

#### Power Efficient Code



- Effective use of low power modes can very significantly reduce power consumption – one 3000<sup>th</sup> in LPM4
- Most of the time system is not actually doing that much
- Generally,
  - Keep in low power mode, using only the necessary clocks
  - Wake using interrupts
  - If necessary, come out of LPM on return from interrupt, do processing, then return to LPM